|
|
|
|
|
|
|
|
| ( 1 of 4 ) |
| United States Patent | 8,194,087 |
| Perego | June 5, 2012 |
A memory architecture includes a memory controller coupled to multiple modules. Each module includes a computing engine coupled to a shared memory. Each computing engine is capable of receiving instructions from the memory controller and processing the received instructions. The shared memory is configured to store main memory data and graphical data. Certain computing engines are capable of processing graphical data. The memory controller may include a graphics controller that provides instructions to the computing engine. An interconnect on each module allows multiple modules to be coupled to the memory controller.
| Inventors: | Perego; Richard E. (Thornton, CO) |
|---|---|
| Assignee: |
Rambus Inc.
(Sunnyvale,
CA)
|
| Family ID: | 25329319 |
| Appl. No.: | 12/911,624 |
| Filed: | October 25, 2010 |
| Document Identifier | Publication Date | |
|---|---|---|
| US 20110037772 A1 | Feb 17, 2011 | |
| Application Number | Filing Date | Patent Number | Issue Date | ||
|---|---|---|---|---|---|
| 11058051 | Feb 15, 2005 | 7821519 | |||
| 09858836 | Mar 8, 2005 | 6864896 | |||
| Current U.S. Class: | 345/542; 345/519; 345/520 |
| Current CPC Class: | G06T 1/60 (20130101); G09G 5/363 (20130101); G09G 5/393 (20130101); G09G 2352/00 (20130101); G09G 2360/125 (20130101) |
| Current International Class: | G06F 15/167 (20060101); G06F 13/14 (20060101) |
| Field of Search: | ;345/501-503,505,519,520,522,530,536,541,542 |
| 5325493 | June 1994 | Herrell et al. |
| 5712664 | January 1998 | Reddy |
| 5808690 | September 1998 | Rich |
| 5821949 | October 1998 | Deering |
| 5838334 | November 1998 | Dye |
| 5854637 | December 1998 | Sturges |
| 5867180 | February 1999 | Katayama et al. |
| 5933195 | August 1999 | Florencio |
| 6073150 | June 2000 | Volkonsky |
| 6104417 | August 2000 | Nielsen et al. |
| 6208273 | March 2001 | Dye et al. |
| 6275234 | August 2001 | Iwaki |
| 6295074 | September 2001 | Yamagishi et al. |
| 6317135 | November 2001 | Reddy |
| 6377266 | April 2002 | Baldwin |
| 6473086 | October 2002 | Morein et al. |
| 6476816 | November 2002 | Deming et al. |
| 6657632 | December 2003 | Emmot et al. |
| 6690726 | February 2004 | Yavits et al. |
| 7365757 | April 2008 | Callway et al. |
| 2002/0161596 | October 2002 | Johnson et al. |
| 07-074606 | Mar 1995 | JP | |||
| 08-191661 | Jul 1996 | JP | |||
| 08-202653 | Aug 1996 | JP | |||
| 11-007335 | Jan 1999 | JP | |||
| 11-085345 | Mar 1999 | JP | |||
Wang et al., 2001, "A 500-Mb/s quadruple data rate SDRAM interface using a skew cancellation technique," IEEE Journal of Solid-State Circuits, 36:648-657. cited by other . Notice of Allowance and Issue Fee(s) Due with mail date of Oct. 15, 2009 re U.S. Appl. No. 11/767,983, filed Jun. 25, 2007. 14 pages. cited by other . U.S. Office Action re Supplemental Notice of Allowability (SNOA) dated Oct. 27, 2009, re U.S. Appl. No. 11/767,983, filed Jun. 25, 2007. 10 pages. cited by other . U.S. Appl. No. 63/177,135, filed Nov. 13, 2001, Reddy, Chitranjan. cited by other . JP Office Action re Decision of Rejection with mail date of Oct. 19, 2009, re JP Application No. 2008-027488 filed on Apr. 24, 2002. 6 pages. cited by other . JP Non-Final Office Action with mail date of Dec. 8, 2009 re JP Application No. 2000-516350. 11 pages. cited by other . Matsumoto, Craig, "HotRail cools on chip sets, switches to I/O," EE Times Europe, May 2, 2000, downloaded from http://www.eetimes.eu/showArticle.jhtmtjsassionid=WQ5K54PBMUXSVQE1GHPC on Nov. 26, 2009, Cite Ref. No. 3 in Non-Final Office Action for JP Application No. 2002-122494. 4 pages. cited by other . JAZiO Supplemental Information, Platform 2000, JAZiO Incorporated, No Date, Cite No. 4 in Non-Final Office Action dated Dec. 8, 2009, for JP Application No. 2002-122494. 11 pages. cited by other . JP Office Action with mail date of Oct. 14, 2009, re Decision of Rejection for JP Application No. 2008-027488 filed on Apr. 24, 2002. 6 pages. cited by other . Commission Investigative Staffs Post-Hearing Reply Brief re 33-TA-661 All CBI Redacted, dated Nov. 30, 2009 re US Patent 6,292,903 and 6,226,757. 65 pages. cited by other . Complainant Rambus Inc.'s Initial Post-Hearing Brief re 33-TA-661 All CBI Redacted, dated Nov. 5, 2009. 138 pages. cited by other . Nvidia ITC Trial Transcript Investigation No. 337-TA-661, vol. 6 (Przybylski), Oct. 20, 2009. 55 pages. cited by other . Nvidia ITC Trial Transcript Investigation No. 337-TA-661, vol. 1 (Przybylski), Oct. 13, 2009. 25 pages. cited by other . Nvidia ITC Trial Transcript Investigation No. 337-TA-661, Oct. 14, 2009. 35 pages. cited by other . Nvidia ITC Trial Transcript Investigation No. 337-TA-661, vol. 3 (Reed, Treichler & Subramanian), Oct. 15, 2009. 25 pages. cited by other . Nvidia ITC Trial Transcript Investigation No. 337-TA-661, vol. 4 (Subramanian & Barth), Oct. 16, 2009. 57 pages. cited by other . Nvidia ITC Trial Transcript Investigation No. 337-TA-661, vol. 5 (Stark, Moniz, Montana & Przybylski), Oct. 19, 2009. 15 pages. cited by other . Commission Investigative Staff's Post-Hearing Brief dated Nov. 5, 2009 re U.S. Patents 6,591,353, 6,470,405 and 7,287,109 (Barth I Family). 129 pages. cited by other . Complainant's Post-Hearing Rebuttal Brief dated Nov. 20, 2009 re Farmwald '755 and '037, '757. 71 pages. cited by other . Respondents' Reply Post-Hearing Brief dated Nov. 20, 2009 re Barth I Patents and Farmwald '755. 71 pages. cited by other . Respondents' Final Post-Hearing Brief dated Nov. 5, 2009 re Ware patents and Barth I Patents. 131 pages. cited by other . Opponent's Statement of grounds of Appeal filed by Micron dated Nov. 30, 2009 for EP Patent 1,297,778. 84 pages. cited by other . EP Office Action with mail date of Dec. 17, 2009 for EP Application No. 02009031.2 re Summons to attend oral proceedings in Munich on Jun. 23, 2010. 2 pages. cited by other . Final Office Action with mail date of Feb. 18, 2010 re U.S. Appl. No. 11/058,051 includes Information Disclosure Statement. 18 pages. cited by other . Response dated Jun. 18, 2010 to Final Office Action of Feb. 18, 2010 re U.S. Appl. No. 11/058,051. 5 Pages. cited by other . Prince, Betty "High Performance Memories", New architecture DRAMs and SRAMs--evolution and function, Revised Edition. Reprinted May 2000, chapter 9, "Fast Packaging Techniques". 36 pages. cited by other . Notice of Allowance and Fee(s) Due with mail date of Jul. 1, 2010 re U.S. Appl. No. 11/058,051, includes Notice of References Cited. 9 Pages. cited by other . Comments on Statement of Reasons for Allowance, dated Sep. 22, 2010 in U.S. Appl. No. 11/058,051. 1 page. cited by other. |
|
|