|
|
|
|
|
|
|
|
| ( 1 of 1 ) |
| United States Patent | 4,802,111 |
| Barkan , et al. | January 31, 1989 |
A digital filter processor employs four multiplier-accumulator cells and an output accumulator for receiving and accumulating all cell outputs. Data is provided to all cells in parallel, and finite impulse coefficients are applied serially to all cells. A plurality of registers and at least one multiplexer interconnect the cells for transmitting the coefficients between cells. The registers can be employed for sample rate reduction or decimation. A plurality of processors can be cascaded for processing an increased number of coefficients without a reduction in sample time. Alternatively, data can be recycled in a processor to accommodate a number of coefficients greater than the number of cells at a reduced sampled sample rate. A cell address is provided for selecting cell outputs during the reading of the filtered/processed data.
| Inventors: | Barkan; Mordecai (Palo Alto, CA), Genusov; Alex (Haifa, IL), Granski; Michael (Haifa, IL), Budnik; Paul (Los Gatos, CA), Retter; Refael (Haifa, IL) |
|---|---|
| Assignee: |
Zoran Corporation
(Santa Clara,
CA)
|
| Family ID: | 25284518 |
| Appl. No.: | 06/841,299 |
| Filed: | March 10, 1986 |
| Current U.S. Class: | 708/313; 708/316 |
| Current CPC Class: | H03H 17/02 (20130101) |
| Current International Class: | H03H 17/02 (20060101); G06F 007/38 () |
| Field of Search: | ;364/724,728 ;375/96,103 |
| 4323980 | April 1982 | Houdard et al. |
| 4346475 | August 1982 | Alexis |
| 4493048 | January 1985 | Kung et al. |
| 4546445 | October 1985 | Haugen |
| 4584659 | April 1986 | Stikvoort |
| 4646327 | February 1987 | Kojima et al. |
H T. Kung, Why Systolic Architectures?, Computer, vol. 15, No. 1, Jan. 82, pp. 37-46, IEEE, Long Beach, CA.. |
|
|